# Data mining based algorithm for analog circuits fault diagnosis

Abstract. The paper deals with feature selection of testing signals used for fault-driven analysis of analog circuits based on some grey systems properties. Simple two stages fault diagnostic strategy for circuits with limited access to internal nodes is presented, illustrated with the examples and discussed. Algorithm enabling to detect and localize single and multiple catastrophic faults, is prepared under assumption, that input data sets are extracted from DC analysis.

Streszczenie. W artykule przedstawiono dwuetapowy algorytm detekcji I lokalizacji pojedynczych i wielokrotnych uszkodzeń układów analogowych, oparty o pewne techniki drążenia danych i elementy teorii systemów szarych. Założono ograniczony dostęp do punktów wewnętrznych oraz możliwość analizy dynamicznej i stałoprądowej badanych układów. (Diagnostyka układów analogowych z wykorzystaniem technik drążenia danych.).

Keywords: fault diagnosis, feature selection, tolerance, catastrophic faults, grey systems theory Słowa kluczowe: diagnostyka uszkodzeń, selekcja cech, tolerancja, uszkodzenia katastroficzne, teoria systemów szarych

## Introduction

Fault diagnosis of analog electrical circuits with elements tolerances included seems to be still an important part of modern modeling, designing and manufacturing process. Basically, there exist two main methods for taking into account the parameters variations: direct one, based on the tolerance regions calculations [1] and indirect, grounded on the use of particular classifiers including tolerance in the learning stage of pattern recognition process. Most recently, the algorithms using some ideas of grey relational data analysis [2], introduced by Deng Julong, widely applied in economics, industry and agriculture were introduced also to the analog circuit fault diagnosis. Mentioned above, indirect methods enabling us to investigate circuits with parameters variations, need very large data sets. Data mining techniques called feature selection seem to be one of the most important methods for dealing with this problem [3]. This paper deals with feature selection of testing signals used for fault-driven analysis of analog circuits based on some grey systems properties. Simple two-stage fault diagnostic strategy for circuits with limited access to internal nodes is presented, illustrated with the examples and discussed. Algorithm enabling to detect and localize single and multiple catastrophic faults, is prepared under assumption that input data sets are extracted from DC analysis and time variant signals.

## **Ranking list classifier**

Let us consider the set of data followed from circuit under test measurements:

(1) 
$$x_j^k \in \mathbf{X}, \quad j = 0, 1, 2, ..., M, \, k = 1, 2, ....N$$

where N is a number of features (attributes) defined for the circuit under test, M – number of all investigated states of the circuit, including nominal one,  $x_j^k$  denotes k-th feature of the investigated j-th circuit state. Than, for all *M* circuit states (M-1 faults and golden state) we define rational degree [4] between CUT (circuit under test) series  $x_o^k$  and reference series  $x_i^k$ , j = 1, 2, ..., M:

(2) 
$$\Gamma_j = \sum_{k=1}^N a_k \rho_{jk}$$

where

(3) 
$$\mathbf{A} = [a_1 \ a_2 \dots a_N]^l ,$$
$$a_i \in [0,1), \sum_{i=1}^N a_i = 1,$$

denotes the vector of weight coefficients.

The relational coefficient  $\rho_{jk}$  for k-th feature at j-th state is defined by the formula:

(4) 
$$\rho_{jk} = \frac{\mu_o + \omega \eta_o}{\left| x_o^k - x_j^k \right| + \omega \eta_o}, \quad \omega \in (0, 1)$$
$$\mu_o = \min_j \min_k \left| x_o^k - x_j^k \right|, \eta_o = \max_j \max_k \left| x_o^k - x_j^k \right|$$

where  $\varpi$  is the heuristic coefficient enabling us to improve effectiveness of the procedure.

If all the selected features have the same impact on the computations of similarity measure we may set

(5) 
$$a_i = \frac{1}{N}, i = 1, 2, ..., N$$

hence formula (2) should be rearranged into the following form

(6) 
$$\Gamma_j = \frac{1}{N} \sum_{k=1}^N \gamma_{jk} \; .$$

Ranking list procedure, based on grey relational analysis consists on calculations of all rational coefficients (2) for particular circuit fault. The biggest value of grey relational degree indicates the pattern of defined state (fault or faulty free circuit).

Numerical experiments confirmed that direct use of proposed calculations scheme is very fast and effective only for single catastrophic faults of the simple analog circuits. To improve efficiency and discriminatory power of the method the special simply algorithm was invented. It is based on the auxiliary matrix  $\Gamma^0(\mathbf{A})$ :

(7) 
$$\Gamma^{0}(\mathbf{A}) = \begin{bmatrix} \Gamma^{0}_{11} & \Gamma^{0}_{12} & \dots & \Gamma^{0}_{1M} \\ \Gamma^{0}_{21} & \Gamma^{0}_{22} & \dots & \Gamma^{0}_{2M} \\ \dots & \dots & \dots & \dots \\ \Gamma^{0}_{M1} & \Gamma^{0}_{M2} & \dots & \Gamma^{0}_{MM} \end{bmatrix}$$

where each j-th column (j=1,2,...,M) represents the relational degree of CUT in terms of the reference set of features (testing points) for nominal values of the defined state used as testing fault

(8) 
$$x_{o}^{k} = x_{j}^{k}, k = 1, 2, ..., N,$$
  
for  $j = 1, 2, ...M$ .

Note, that  $\Gamma_{ii}^0 = 1 \ i = 1, 2, ..., M$ .

The matrix (7) depends on the vector of weight coefficients (3). We are interested in finding the vector **A** (3) ensuring that the distance between second highest value of each column and the highest one is large enough to preserve discriminatory power of the proposed algorithm. This is adequate to find the maximum of the function

(9) 
$$\overline{\Delta}(\mathbf{A}) = \min_{i} \Delta_{i}(\mathbf{A})$$

where

(10)

$$\Delta_i = abs(1 - \max_{\substack{j=1,2,\dots,M\\j\neq i}} \Gamma_{ij}^0),$$
  
$$i = 1 \ 2 \qquad M$$

## **Preselecting attributes**

The problem of choosing the set of features proper for our faults classifier seems to be unsolved globally. There may be no substitute for trying all possible features and seeing how well the resulting algorithm works. However, there exist some data mining tools enabling us to indicate single features which are likely to have good discriminatory power (called feature selection) or linear combinations of features with the same aim (feature extraction) [6]. Forwards selection and backward elimination belong to the simplest selection strategies. The first one adds a feature at a time, at each stage choosing the addition that most increases the separation measure. The second one starts with all features and at each step drops the attribute whose presence least increases used measure. It can be also possible to find a subset which is guaranteed to be the best of assumed size without considering all the subset by the technique of branch-and-bound. Most feature selection change the set of features by adding or deleting a single feature at a time. The described beneath approach may use all features simultaneously. It enable us to estimate quality of the selected feature subsets using computer simulations performed for given circuit faults with randomly chosen values of elements parameters limited by the known tolerance. Computed data sets seem to be better if classes (data sets defining circuit states) are compact and well separated. Between-class average distance and withinclass dispersion [7] have been commonly used to valuate quality of the data sets. Modified versions of the mentioned measures [8] are based on the formula

(11) 
$$D_f^{(i,j)} = \frac{1}{m_i m_j} \sum_{s=1}^{m_i} \sum_{t=1}^{m_j} \left\| x_f^{(i,s)} - x_f^{(j,t)} \right\|^2$$

describing average between-class distance along f coordinate (subscript f indicates the feature, superscripts i and j denote circuit fault, whereas s and t indicate number of Monte Carlo analysis). Average between-class distance has the following form

(12) 
$$F_{BC}(k) = \sum_{f=1}^{NF} w_f^{(k)} \left( \sum_{i=1}^{L} P(X_i) \sum_{\substack{j=1\\j\neq i}}^{L} P(X_j) D_f^{(i,j)} \right)$$

whereas average within-class data dispersion is given by

(13) 
$$F_{WC}(k) = \sum_{f=1}^{NF} w_f^{(k)} \sum_{j=1}^{L} P(X_j) D_f^{(i,j)}$$

 $P(X_i)$  represents known a priori class probability,  $w_f^{(k)}$  is a

weight coefficient having value one for the f-th combination of features, if f-th feature is present in the current feature subset (otherwise zero). This coefficient enable us to perform optimization procedure based on the following fitness function:

(14) 
$$F(cfs) = \frac{F_{BC}(cfs)}{F_{WC}(cfs)}$$

where *cfs* denotes combination of features chosen from all possible.



Fig.1. Schematic presentation of diagnostic algorithm using feature preselection and GRA based wrapper.

# Algorithm and numerical example

Using described in the previous sections concepts we may formulate simple faults classifier (see diagram presented in Fig.1). Before test step based on modified Malina [7] concept (see equations (11)-(14)) selects features for further classification. Ranking list classifier using GRA approach, consists of two optimization stages. First, using defined earlier matrix (7) and function (9) with binary type of weight vector, we apply the Matlab GA procedure with bit string population type. As the result, the subset of features ensuring maximum value of (10) for each column is obtained separately. Next, using selected attributes we perform again GA optimization technique applying fitness function based on rational degree matrix calculated with use of the formulas (2)-(3). Using double vector population type, fitness function (9) with additional linear equality (see formula (3)) we obtain final GRA based classifier. For every CUT measurements we are using the set of nominal measurements at chosen points and weight vector (3) The highest value of calculated rational degree(2) indicates the recognized fault.



Fig.2. CMOS operational amplifier under test.

To illustrate proposed procedure let us consider an exemplary CMOS circuit presented with modelled faults in Fig.2 (Vs1=5V, Vs2=5V, BSIM3N L=3 $\mu$ , W=3 $\mu$ , BESIM3P L=9 $\mu$ , W=3 $\mu$ ). Preliminary set of features (testing points) contains DC output voltage (Y1 point) and DC supply voltage current (point Y2) monitoring for different values of DC input voltage V<sub>in</sub> and combinations of supply voltages (V<sub>s1</sub>, V<sub>s2</sub>). Additionally, transient responses due to input pulse generator signal (output voltage and supply voltage current) were analysed by use of DWT (fault pattern was calculated according to commonly use formulas [9]).

|                              | Measurements             |                               |                          |                         |                                     |
|------------------------------|--------------------------|-------------------------------|--------------------------|-------------------------|-------------------------------------|
| Circuit<br>State             | Y1 for<br>Vin=-2V<br>[V] | Y1 for<br>Vin=-<br>1V<br>[mA] | Y2 for<br>Vin=-1<br>[mA] | Y1 for<br>Vin=1<br>[V]] | Y1 for<br>V <sub>in</sub> =2<br>[V] |
| Nominal                      | -3.8078                  | -2.9998                       | -0.0004                  | 3.2352                  | 3.5216                              |
| R1<br>short                  | -3.8068                  | -2.9999                       | -0.0005                  | 3.2160                  | 3.4976                              |
| R1<br>open                   | 2.8864                   | 2.8864                        | -0.0000                  | 4.9970                  | 4.9843                              |
| M1 D-S<br>short              | 4.4974                   | -4.2029                       | -0.0004                  | -3.5512                 | -3.1976                             |
| M2 D-S<br>short              | 4.9998                   | 4.9998                        | -0.0004                  | 4.9999                  | 4.9999                              |
| M3 D-S<br>short              | 4.2887                   | 4.2887                        | -0.0005                  | 4.2887                  | 4.2887                              |
| M4 D-S<br>short              | -4.2601                  | -3.8383                       | -0.0004                  | -2.9030                 | -2.6036                             |
| M5 D-S<br>short              | -4.0969                  | -3.3763                       | -0.0005                  | -1.1122                 | -0.6121                             |
| M6 D-S<br>short              | 4.5950                   | 4.5950                        | -0.0020                  | 4.9466                  | 4.9748                              |
| M1and<br>M2<br>stuck-<br>off | -5.000                   | -5.000                        | -0.0003                  | -5.000                  | -5.000                              |

Table I. Set of measurements for test circuit of Fig.1

Preselection based on fitness function (14) reduced the set of attributes. Next, using GA optimization Matlab function with bit string population type we obtain the set of features listed in the Table 1. This stage ensure that all possible faults were distinguished. Finally, applying Matlab *optimtool GUI* procedure we calculate weight vector of the form

(15) 
$$\mathbf{A} = \begin{bmatrix} 0.1 \ 0.2 \ 0 \ 0.4 \ 0.3 \end{bmatrix}^{t}$$
,

Efficiency of this simply multiclass ranking list algorithm was confirmed by use of test data sets generated under the assumption that tolerances of chosen parameters are as follows:  $R1_{tol}$  =5%,  $W_{tol}$ =0.5%,  $L_{tol}$ =0.5%, toxt<sub>tol</sub> =1%.

## Conclusion

To confirm efficiency of the described diagnostic procedure, many standard benchmark circuits containing bipolar and CMOS transistors were investigated. Numerical experiments performed by use of WinSpice3 integrated with Matlab simulator confirmed that, using DC analysis the proper localization of the single and multiple catastrophic faults of analog circuits is possible. Presented here very simple and fast two stage classifier using features filtering and wrapping, ensure enough effectiveness (close to 100% for tolerances not greater than listed above).

It should be mentioned that invented feature selection procedure, based on ranking list algorithm is also very good as a preprocessing stage for any, more complicated classifier, applied when higher tolerances of the parameters should be included.

## Acknowledgments

This work was supported by the National Science Centre under Grant UMO-2011/01/B/ST7/06043

#### REFERENCES

- Ossowski M., Kuczyński A., Detekcja I lokalizacja uszkodzeń układów analogowych z uwzględnieniem tolerancji elementów, Przegląd Elektrotechniczny, vol.11, 2009.
- [2] Julong D., Introduction of Grey System, Journal of Grey System, vol.1, no.1, 1989.
- [3] Liu H., Chen G. A, Survey of Feature Extraction Approches in Analog Circuit Fault Diagnosis, *IEEE P-A Workshop on Computational Intelligence and Industrial Application*, pp.676-679, 2008.
- [4] Yang C.Y., Chou J.J. Entropy on Grey Relational Analysis. *Journal of Grey System*, vol.14, no.4, 2001.
- [5] Hsu C-J., Huang Chin-You, Improving effort Estimation Accuracy by Weighted Grey Relational Analysis During Software Development, Proc. of 14-th IEEE A-P Software Engineering Conference, pp.534-541, 2007.
- [6] Ripley B.D., Pattern Recogniction and Neural Networks, Cambridge University Press, 1996.
- [7] Sobczak W, Malina W., Methods of selection and reduction of information, WNT, Warsaw, 1985.
- [8] Ossowski M., Improving neural network methods for time domain fault analysis of nonlinear analog circuits by feature selection, Elektronika 2010, R.51 nr 12 pp.36-39, 2010.
- [9] Ossowski M, Kuczyński A., DWT Algorithm for Fault Detetion and Localization, Proceedings of the International Conference on Signals and Electronic Systems, Kraków, pp.549-555, 2008.
- [10] Dragic M., Margala M., Power Supply Current Test Approach for Resistive Fault Screening in Embedded Analog Circuits, Proceedings of the 18<sup>th</sup> IEEE International Symposium od Defect and Fault Tolerance in VLSI Systems, 2003.

Authors: dr inż. Marek Ossowski, Politechnika Łódzka, Instytut Systemów Inżynierii Elektrycznej, ul.Stefanowskiego18/22, 90-924 Łódź, E-mail <u>marek.ossowski@p.lodz.pl</u>, dr inż. Marek Korzybski, Politechnika Łódzka, Instytut Systemów Inżynierii Elektrycznej, ul.Stefanowskiego18/22, 90-924 Łódź, marek.korzybski@p.lodz.pl