# A low-power 100MS/s Flash ADC with Thermometer code encoding technique for automotive applications

**Abstract.** A 3-bit 100MS/s flash Analog-to-Digital Converter (ADC) with thermometer code encoding technique is proposed. A novel XOR-based thermometer to a gray encoder and clocked PMOS-based dynamic comparator is designed. Flash ADC design compares the input voltage to a predetermined reference value using comparators to produce a gray code output. To improve the power efficiency PMOS based dynamic comparator is used. Conventional Dynamic latched comparators suffer from kickback noise, which lowers the performance of Flash ADC. To overcome this problem, a new architecture of dynamic latched comparator with PMOS technique is designed. The proposed Flash ADC uses the conversion of thermometer to gray coding to reduce the bubble errors. Based on the simulation results the proposed Flash ADC consumes 2.4mW of power when operating at 100 MHz and a 1.8 V power supply. The proposed flash ADC achieves excellent accuracy and low power consumption by utilizing a novel thermometer code encoding technique.

Streszczenie. Zaproponowano 3-bitowy 100MS/s flash Analog-to-Digital Converter (ADC) z techniką kodowania kodu termometru. Zaprojektowano nowy termometr oparty na XOR do enkodera Graya i taktowanego komparatora dynamicznego opartego na PMOS. Projekt Flash ADC porównuje napięcie wejściowe do ustalonej wartości odniesienia za pomocą komparatorów w celu wygenerowania wyjścia kodu Graya. Aby poprawić wydajność energetyczną, zastosowano komparator dynamiczny oparty na PMOS. Konwencjonalne komparatory dynamiczne z zatrzaskiem są narażone na szum odrzutu, który obniża wydajność Flash ADC. Aby przezwyciężyć ten problem, zaprojektowano nową architekturę komparatora dynamicznego z zatrzaskiem z techniką PMOS. Proponowany Flash ADC wykorzystuje konwersję termometru na kodowanie Graya w celu zmniejszenia błędów pęcherzyków. Na podstawie wyników symulacji proponowany Flash ADC zużywa 2,4 mW mocy podczas pracy przy 100 MHz i zasilaniu 1,8 V. Proponowany flash ADC osiąga doskonałą dokładność i niskie zużycie energii dzięki wykorzystaniu nowatorskiej techniki kodowania kodu termometru. (Przetwornik ADC Flash o niskim poborze mocy 100 MS/s z techniką kodowania kodu termometru do zastosowań motoryzacyjnych)

Keywords: Clocked PMOS technique; Dynamic Latch Comparator; Flash Analog-to-Digital Converter; Thermometer code encoding technique;

Słowa kluczowe: echnika zegarowego PMOS; Komparator dynamicznego zatrzasku; Przetwornik analogowo-cyfrowy Flash; Technika kodowania kodu termometru;

#### IntroductionN

Flash ADCs can do conversions at high speeds using just one channel. As a result, flash ADCs continue to be appealing for high-speed applications. Flash ADCs, have a fundamental flaw in that they are burdened by an exponentially growing number of comparators. The demand for good performance converters has expanded. Although the cascaded latch interpolation technique is conceptually simple, it also raises many problems[1,31]. The input and reference voltages are converted by the charge Pump into different ramp signals that are sent to comparators. The Dickson Charge Pumps' built-in input voltage boosting allows the ADC to give the widest possible bandwidth [2,32]. Time domain latch interpolation reduces power consumption [3]. The RNS (Remainder Number system) quantization boosts the flash ADC's figure of merit [4]. To speed the conversion, vernier time-to-digital converters are pipelined. The residue transfer is accomplished by a charge-steering amplifier [5]. Equations for calculating bandwidth are provided by the track-and-hold circuit and subsequent buffer stage [6]. High resolution can be attained by operating the complimentary dynamic amplifiers in a dual-edge fashion [7]. Bootstrapped circuit, Switch Unit, DAC, Fine ADC (5-bit), and Coarse ADC (2.5-bit) components all consume 6.8 mW while employing the Interpolation technique and Sample-and-Hold Sharing Technique. Timing skew error occurs when the same clock signal from the same source arrives at various components at various times. Due to an accidental departure from a target value, there is an offset mismatch [8,33]. The digital encoder consumes 2.898 mW and the Comparator array consumes 10.6 mW while utilizing the Cascaded Latch Interpolation Technique.1.44 ps rms of sampling skew are required [9]. Components like Bootstrapped track and hold, Resistor string, voltage-to-time converters (VTC) array, time-domain interpolation (TDI) array, SR latches (SRL) array, Thermometer Grey - Binary Code Encoder, Clock Generator, and others require 7.5mW while utilizing TimeDomain Interpolation Technique. Errors in the slope and residual offset occurred [10]. Utilizing the interleaved method, the power used is 0.4 W. Due to high distortion, the SNDR has been degraded [11]. utilizing the Time-Domain method Power use is 21 mW.

The input capacitance and (Voltage-to-Time) conversion gain limits the ERBW (Effective Resolution Bandwidth), while the LSB size of the TDC (Time-to-Digital converter) is dependent on supply voltage and temperature [12].ADC core size and power consumption are reduced by using a two-stage cascaded latch interpolation technology [13]. To increase ADC metastability tolerance, a selection technique is used in a time-interleaved-based ADC [14]. The sub-R function is implemented by digital-sub-ranging-R, which reduces the latency between coarse and fine conversions [15]. Bootstrap track-and-hold circuit based on source followers to decrease input kickback and enhance ADC bandwidth [16,34]. Using an offset-cancelling chargesteering amplifier and an analog-centric approach offered to decrease power wastage [17]. Using asymmetrical track and hold timing, the two-step sub-ranging ADC architecture enables coarse and fine conversions in a single sample clock cycle [18]. In addition to increasing the input bandwidth, a top-plate sampling circuit also removes the gain error of the ADCs [19,35]. To further reduce the comparator noise, a modified Strong-ARM latch is used [20]. To drastically cut the power consumption capacitor DACs are employed as the reference selection circuit. To lower offset voltage, the comparators additionally use a gate-weighted interpolation approach [21].

#### Conventional methods

Flash ADC is proven to be the highest-speed ADC and it is useful for high computing applications.Fig.1. shows the basic block diagram of a conventional Flash ADC.



Fig.1. Basic architecture of conventional Flash ADC

The conventional Flash ADC comprises of comparators, resistor ladder network and a digital encoder circuit. The reference voltage is taken from the voltage traps of the resistive ladder network. The comparators used in the ADC are used to provide the digital output by comparing the input analog voltage with the reference voltage. The encoder is used to produce binary codes. Based on the resolution of ADC a designer can select the number of comparators. Therefore, 2N-1 comparators are required to design the ADC and the complexity of the ADC increases. To save the required amount of power, a clocked PMOS-based Dynamic latched comparator is designed in the flash ADC.

A dynamic comparator may do numerous comparisons quickly and repeatedly by using a feedback network and storing the output voltage in a latch or flip-flop, without a significant number of complex logic gates[36-38]. Normally, the conventional static latched comparator suffers from kickback noise. This generated kickback noise disturbs the input analog signal and introduces errors in the comparator circuit. To overcome the kickback noise effect the designed flash ADC comprises a novel thermometer to a gray encoder and clocked PMOS-based Dynamic latched comparator. The comparator's speed and accuracy are increased via the feedback network. Inn, Inp, Vss, Vdd, and clk are the input signals of the Dynamic latched comparator. Inn and Inp are used to provide a reference signal and analog input signal. Through Vdd, the supply voltage appropriate to the technology node is provided. The output is indicated by the pins Outn and Outp.Fig.2. shows the conventional Dynamic Comparator.



Fig.2. Circuit diagram of Dynamic Comparator circuit [22]

## Proposed methodology

The proposed ADC consists of PMOS based Dynamic latch comparator, resistor ladder network and thermometer to gray code encoder.Fig. 3. shows the circuit diagram of the proposed flash ADC.



Fig.3. Basic architecture of the proposed Flash ADC

3.1. XOR gate based on Transmission Gate Logic: Fig.4. represents the circuit diagram of the transmission gate logic-based xor gate. A and Abar, B and Bbar are complement to each other. When the A=0, B=0, then the output Y=0.When A=0, B=1, then the output Y=1. Both PMOS and NMOS transistors are good transmission of logic '1' and logic '0'.



Fig.4. Schematic of xor gate with transmission gate logic.

3.2. Proposed Thermometer-to-gray Code Encoder.

A thermometer-to-gray encoder is designed with transmission gate logic to convert a thermometer code into a gray code. The below equations serve as its implementation.

- (1) G3=T4
- (2) G2=T2 xor T6
- (3) G1=(T1 xor T3) + (T5 xor T7)

Fig.5. shows circuit diagram of the Thermometer to Gray Encoder.T1- T7 are the inputs and G1-G3 are the outputs.



Fig.5. Schematic of Thermometer to Gray Encoder

The thermocode output from the Dynamic Comparator is converted into gray code using the encoder. The gray codes are obtained using the following equations.

G3=T4<sup>^</sup> 0 (4)

G2=T2<sup>^</sup>T6 (5)

G1=T5 ^T7 + T1^T3 (6)

3.3. PMOS based Dynamic Latch Comparator

The Fig.6. shows the PMOS based Dynamic latch comparator operates in two phases. During reset phase, the input clk=0 and M1,Mtail1 transistors turn OFF. This condition reduces the static power consumption. Both the transistors M4 and M5 pulls the tn and tp to VDD and the transistors MR1 and MR2 transistors pulls the latch outputs to zero potential. When the input clk =1, both the tail transistors turns ON and M4 and M5 pulls the tn and tp nodes to Vss and a differential voltage based on the input potential is developed (Vdiff). The middle transistors MR1 and MR2 provides this differential voltage to the cross coupled Complementary Metal Oxide Semiconductors (CMOS) which provides a provides a proper isolation between the output and the input signal. The kick back noise is gradually decreased by clocked PMOS transistor. The main purpose of the PMOS transistor is to increase the node Voltage to Vdd by setting the clock input signal to low level.





#### **Resultsm and discussion**

The flash ADC is designed using 100-MS/s conversion rate with a thermocode technique in a CMOS process. Various sub-blocks including Dynamic latch comparator,Thermometer to gray code converter and resistive ladder network with various reference voltages are simulated.Fig.7. shows the output waveform of the dynamic comparator circuit. Outn is the output, whereas Vin, Vref, and Clk are the inputs. The analog input signal and the reference voltage is compared and if the analog signal is greater than the reference voltage the comparator output is 0. The digital output of the comparator is given to encoder to produce the digital output.

Fig.8. shows the output of the xor gate .If the two inputs are different, it produces a logic high(1) as output. If two inputs are the same, it produces logic low(0) as output.

The output waveform of the thermometer to the gray encoder is shown in Fig.9. When the inputs T1-T7 are high ,then the obtained output is 100.The vertical marker in Fig.9. shows that when the input T1 alone is high, the output is 001.



Fig.7. Output waveform of Dynamic Comparator circuit



Fig.8. Output waveform of XOR circuit



Fig.9. Output waveform of the thermometer to gray encoder

In Fig.10, the flash ADC circuit's output waveform is shown. Inputs to the flash ADC are Vin, Vdd, Vref, Vss, and clk signals. The input analog signal of 2V is given to the Vin of the comparator. It is compared with the reference signal and the output is displayed through MSB, LSB, and G2 pins. The output is 100 when all inputs are high. The output is 011 as a result of the slow transition happens between T1 and T2 signals.



Fig.10. Output waveform of Flash ADC circuit

Fig.11.(a) shows the average power consumption of flash ADC. Fig.11.(b) depicts the power consumption of Flash ADC. The obtained power of the proposed Flash ADC is 2.5mW in a 45nm CMOS process.

| average(getData(":pwr" ?result "tra × |         |          |  |  |
|---------------------------------------|---------|----------|--|--|
| Expr                                  | ession  | Value    |  |  |
| 1 average                             | getData | 2.500E-3 |  |  |
|                                       |         |          |  |  |



(b)

Fig.11. (a) Average power and (b)power waveform of flash ADC circuit

The IC6.1.8 version of the Cadence Virtuoso software yields the results listed below. TABLE 1. compares the performance of comparators. At a frequency of 2 MHz, the double tail dynamic comparator has a power and delay of 97 nW and 75 ps. The dynamic comparator's power and delay are 512.2 nW and 505.7 ns. The output accuracy is good in the dynamic comparator so at a frequency of 100 MHz, the dynamic comparator is used.

TABLE 1. Performance analysis of the comparator with power, speed, and delay parameters.

| σZ | r e no c    | Av<br>er<br>ag | д<br>Н<br>Г | ц<br>Ц<br>Ц | To<br>tal<br>Pr | Fr<br>eq |
|----|-------------|----------------|-------------|-------------|-----------------|----------|
| 1. | Double Tail | 97.71          | 75          | 75 ps       | 75 ps           | 2        |
|    | Comparator  | nW             | ps          | -           | -               |          |
| 2. | Dynamic     | 512.2          | -           | -55.4       | 505.7           | 2        |
|    | comparator  | nW             | 450.3       | ns          | ns              |          |
|    |             |                | ns          |             |                 |          |
| 3. | Dynamic     | 6 µW           | 9.76        | 4.7         | 14.46           | 100      |
|    | Latch       | -              | ns          | ns          | ns              |          |
|    | comparator  |                |             |             |                 |          |

TABLE 2. shows the comparative analysis of the XOR gate with other techniques. XOR gate is designed using Pass transistor logic, Transmission gate logic, and Conventional logic. The power consumption of XOR logic using Pass transistor logic is 88 nW. The power consumption of XOR logic using Transmission gate logic is 138.8 nW. However, the power obtained by the conventional logic is 1260 nW. The power consumption is greatly reduced by adapting the Transmission gate logic which proves with less power consumption.

| TABLE 2. Performance analysis of the xor gate with powe | <b>FABLE</b> |
|---------------------------------------------------------|--------------|
|---------------------------------------------------------|--------------|

| Component | Techniques              | Average Power<br>(nW) |
|-----------|-------------------------|-----------------------|
| XOR gate  | Transmission gate logic | 138.8                 |
|           | Conventional logic      | 1260                  |

TABLE 3. compares the performance of two different encoders. The power consumption of Priority encoder and thermometer to gray encoder is around 15.9  $\mu W$  and 4.3  $\mu W$ . The proposed Flash ADC is designed with a low-power thermometer to gray code encoder logic.

TABLE 3. Performance analysis of the encoder with power, speed and delay parameters.

| S Z | O o E d o d                                                                | A<br>er     | ΗdΗ  | דרס א  | רianta |
|-----|----------------------------------------------------------------------------|-------------|------|--------|--------|
| 1.  | Priority<br>Encoder                                                        | 15.19<br>μW | 0.03 | -0.031 | 0.141  |
| 2.  | Transmissio<br>n gate logic<br>based<br>Thermomete<br>r to Gray<br>Encoder | 4.3<br>μW   | 59.2 | -119.7 | 60.5   |

TABLE 4. compares the different techniques used in the flash ADC based on power consumption. The power of the proposed thermometer coding technique is less when compared to all other techniques and the output is accurate. Hence the designed 3-bit,100MSPS Flash ADC consumes 2.5mW of power, and the high-performance Flash ADC can be used for automotive applications.

TABLE 4. Performance analysis of the flash adc.

| Component | Technique                                                         | Average Power<br>(mW) |
|-----------|-------------------------------------------------------------------|-----------------------|
|           | Interpolation [24]                                                | 6.8                   |
|           | Cascaded Latch<br>Interpolation<br>[25]                           | 20.7                  |
| Flash ADC | Time-Domain<br>Interpolation[<br>26]                              | 7.5                   |
|           | Interleaved [27]                                                  | 400                   |
|           | Time-Domain<br>Remainder<br>Number System<br>Quantization<br>[28] | 21                    |
|           | Time-domain<br>Latch<br>Interpolation<br>[29]                     | 15.1                  |
|           | Proposed<br>Thermocode<br>Technique                               | 2.5                   |

### Conclusion

In this work, a 3-bit 100MSPS Flash ADC with thermometer code encoding technique is presented. To reduce the kickback noise effect a PMOS-based Dynamic latch comparator is proposed in this work. Different comparators and encoders' power, speed, and delay are investigated. At a frequency of 2 MHz, the double tail dynamic comparator has a power and delay of 97 nW and 75 ps. At a frequency of 100 MHz, the power consumption and delay of the dynamic comparator are 6  $\mu$ W and 14.46 ns, respectively. The power consumption of Priority and thermometer to gray encoder are 15.9 µW and 4.3 µW. Priority encoder and thermometer to gray encoder have a delay of 0.141 ns 60.5 ns. respectively. Comparing various techniques. the proposed thermometer encoding code technique consumes less power of 2.5mW in a 90nm CMOS process. Based on the performance the proposed ADC can be used for automotive applications.

## ACKNOWLEDGMENT

The authors are grateful to the management of Karunya Institute of Technology and Sciences and the staff of VLSI Lab, School of Engineering and Technology, Division of Electronics and Communication Engineering, KITS for facilitating this research work. Authors: Persiya Gnana Golda.D<sup>1</sup>, D.S. Shylu Sam<sup>2\*</sup>, P.Sam Paul<sup>3</sup>D.Jayanthi<sup>4</sup>

PG Scholar<sup>1</sup>, Associate Professor<sup>2</sup>, Professor<sup>3,4</sup>

<sup>1,2</sup>Department of Electronics & Communication Engineering, Karunya Institute of Technology and Sciences, Coimbatore, 641114.

e-mail: persiyagnana@karunya.edu.in

mail2shylu@yahoo.com

<sup>3</sup>Department of Mechanical Engineering Karunya Institute of Technology and Sciences, Coimbatore, India email: psam\_paul@rediffmail.com

<sup>4</sup> Department of Electronics & Communication Engineering

Rajalakshmi Engineering College, Chennai

email: jayanthivlsi@gmail.com

\*Corresponding author

#### REFERENCES

- Kim, J.I., Oh, D.R., Jo, D.S. and Ryu, S.T., A 65 nm CMOS 7b 2 GS/s 20.7 mW flash ADC with cascaded latch interpolation. IEEE Journal of Solid-State Circuits, 50(10), pp.2319-2330(2015).
- Esmailiyan, A., Schembari, F. and Staszewski, R.B., A 0.36-V 5-MS/s time-mode flash ADC with Dickson-charge-pump-based comparators in 28-nm CMOS. IEEE Transactions on Circuits and Systems I: Regular Papers, 67(6), pp.1789-1802(2020).
- Yi, I.M., Miura, N., Fukuyama, H. and Nosaka, H., A 15.1-mW 6-GS/s 6-bit single-channel flash ADC with selectively activated 8× time-domain latch interpolation. IEEE Journal of Solid-State Circuits, 56(2), pp.455-464(2020).
- Zhu, S., Wu, B., Cai, Y. and Chiu, Y., A 2-GS/s 8-bit noninterleaved time-domain flash ADC based on remainder number system in 65-nm CMOS. IEEE Journal of Solid-State Circuits, 53(4), pp.1172-1183(2017).
- Ohhata, K., Hayakawa, D., Sewaki, K., Imayanagida, K., Ueno, K., Sonoda, Y. and Muroya, K., A 900-MHz, 3.5-mW, 8-bit pipelined sub-ranging ADC combining flash ADC and TDC. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 26(9), pp.1777-1787(2018).
- Parisacions on Yes, Parise 12 (9), pp.1777-1787(2018).
   Tretter, G., Khafaji, M.M., Fritsche, D., Carta, C. and Ellinger, F., Design and characterization of a 3-bit 24-GS/s flash ADC in 28-nm low-power digital CMOS. IEEE Transactions on Microwave Theory and Techniques, 64(4), pp.1143-1152(2016).
- Oh, D.R., Moon, K.J., Lim, W.M., Kim, Y.D., An, E.J. and Ryu, S.T., An 8-bit 1-GS/s asynchronous loop-unrolled SAR-flash ADC with complementary dynamic amplifiers in 28-nm CMOS. IEEE Journal of Solid-State Circuits, 56(4), pp.1216-1226(2020).
- Oh, D.R., Seo, M.J. and Ryu, S.T., A 7-bit two-step flash adc with sample-and-hold sharing technique. IEEE Journal of Solid-State Circuits, 57(9), pp.2791-2801(2022).
- Kim, J.I., Oh, D.R., Jo, D.S. and Ryu, S.T., A 65 nm CMOS 7b 2 GS/s 20.7 mW flash ADC with cascaded latch interpolation. IEEE Journal of Solid-State Circuits, 50(10), pp.2319-2330(2015).
   Oh, D.R., Kim, J.I., Jo, D.S., Kim, W.C., Chang, D.J. and Ryu, S.T.,
- Oh, D.R., Kim, J.I., Jo, D.S., Kim, W.C., Chang, D.J. and Ryu, S.T., A 65-nm CMOS 6-bit 2.5-GS/s 7.5-mW 8 times time-domain interpolating flash ADC with sequential slope-matching offset calibration. IEEE Journal of Solid-State Circuits, 54(1), pp.288-297(2018).
- Tretter, G., Khafaji, M.M., Fritsche, D., Carta, C. and Ellinger, F., Design and characterization of a 3-bit 24-GS/s flash ADC in 28-nm low-power digital CMOS. IEEE Transactions on Microwave Theory and Techniques, 64(4), pp.1143-1152(2016).
- Zhu, S., Wu, B., Cai, Y. and Chiu, Y., A 2-GS/s 8-bit noninterleaved time-domain flash ADC based on remainder number system in 65-nm CMOS. IEEE Journal of Solid-State Circuits, 53(4), pp.1172-1183(2017).
- Kim, J.I., Oh, D.R., Jo, D.S. and Ryu, S.T., A 65 nm CMOS 7b 2 GS/s 20.7 mW flash ADC with cascaded latch interpolation. IEEE Journal of Solid-State Circuits, 50(10), pp.2319-2330(2015).
- Cai, S., Tabasy, E.Z., Shafik, A., Kiran, S., Hoyos, S. and Palermo, S., A 25 GS/s 6b TI two-stage multi-bit search ADC with softdecision selection algorithm in 65 nm CMOS. IEEE Journal of Solid-State Circuits, 52(8), pp.2168-2179(2017).
- State Circuits, 52(8), pp.2168-2179(2017).
  15. Chung, Y.H. and Wu, J.T., A 16-mW 8-bit 1-GS/s digital-subranging ADC in 55-nm CMOS. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 23(3), pp.557-566(2014).
- Yang, X. and Liu, J., A 10 GS/s 6 b time-interleaved partially active flash ADC. IEEE Transactions on Circuits and Systems I: Regular Papers, 61(8), pp.2272-2280(2014).
- Ohhata, K.,1-GHz, 17.5-mW, 8-bit Subranging ADC Using Offset-Cancelling Charge-Steering Amplifier. IEICE Transactions on Electronics, 97(4), pp.289-297(2014).
   Plausert, J.C. Status, S.C. Status, S.C.
- Plouchart, J.O., Sanduleanu, M.A., Toprak-Deniz, Z., Beukema, T.J., Reynolds, S., Parker, B.D., Beakes, M., Tierno, J.A., and

Friedman, D., September. A 3.2 GS/s 4.55 b ENOB two-step subranging ADC in 45nm SOI CMOS. In Proceedings of the IEEE 2012 Custom Integrated Circuits Conference (pp. 1-4)(2012). IEEE.

- Oh, D.R., Seo, M.J. and Ryu, S.T., A 7-bit two-step flash adc with sample-and-hold sharing technique. IEEE Journal of Solid-State Circuits, 57(9), pp.2791-2801(2022).
- Fan, Q. and Chen, J., A 1-GS/s 8-bit 12.01-fJ/conv.-step two-step SAR ADC in 28-nm FDSOI technology. IEEE Solid-State Circuits Letters, 2(9), pp.99-102(2019).
- Lee, H., Asada, Y., Miyahara, M. and Matsuzawa, A., A 6-bit, 7 mW, 700 MS/s sub ranging ADC using CDAC and gate-weighted interpolation. IEICE Transactions on Fundamentals of Electronics, Communications, and Computer Sciences, 96(2), pp.422-433(2013).
- 22. Patel, C. and Veena, C.S., Study of Comparator and their Architectures. International Journal of Multidisciplinary Consortium, 1(1), pp.1-12(2014).
- Varghese, G.T. and Mahapatra, K., A low-power reconfigurable encoder for flash ADCs. Procedia Technology, 25, pp.574-581(2016).
- Oh, D.R., Seo, M.J. and Ryu, S.T., A 7-bit two-step flash adc with sample-and-hold sharing technique. IEEE Journal of Solid-State Circuits, 57(9), pp.2791-2801(2022).
- Kim, J.I., Oh, D.R., Jo, D.S. and Ryu, S.T., A 65 nm CMOS 7b 2 GS/s 20.7 mW flash ADC with cascaded latch interpolation. IEEE Journal of Solid-State Circuits, 50(10), pp.2319-2330(2015).
- Oh, D.R., Kim, J.I., Jo, D.S., Kim, W.C., Chang, D.J. and Ryu, S.T., A 65-nm CMOS 6-bit 2.5-GS/s 7.5-mW 8\$\times \$ time-domain interpolating flash ADC with sequential slope-matching offset calibration. IEEE Journal of Solid-State Circuits, 54(1), pp.288-297(2018).
- Tretter, G., Khafaji, M.M., Fritsche, D., Carta, C. and Ellinger, F., Design and characterization of a 3-bit 24-GS/s flash ADC in 28-nm low-power digital CMOS. IEEE Transactions on Microwave Theory and Techniques, 64(4), pp.1143-1152(2016).
- and Techniques, 64(4), pp.1143-1152(2016).
  28. Zhu, S., Wu, B., Cai, Y. and Chiu, Y., A 2-GS/s 8-bit non-interleaved time-domain flash ADC based on remainder number system in 65-nm CMOS. IEEE Journal of Solid-State Circuits, 53(4), pp.1172-1183(2017).
- 29. Yi, I.M., Miura, N., Fukuyama, H. and Nosaka, H., A 15.1-mW 6-GS/s 6-bit single-channel flash ADC with selectively activated 8× time-domain latch interpolation. IEEE Journal of Solid-State Circuits, 56(2), pp.455-464(2020).
- Herinsha, A.J., Sam, D.S. and Atchaya, A.J., April. Design of Low Power Dynamic Comparator for SAR ADC. In 2022 6th International Conference on Devices, Circuits and Systems (ICDCS) (pp. 272-275)(2022). IEEE.
- Sam, D.S., Moni, D.J., Paul, P.S. and Nirmal, D., A novel architecture for 10-bit 40MSPS low power pipelined ADC using a simultaneous capacitor and op-amp sharing technique. Silicon, pp.1-9(2021).
- Sam, D.S. and Paul, P.S., A 10-bit 200 MS/s pipelined ADC with parallel sampling and switched op-amp sharing technique. Circuit World, 47(3), pp.274-283(2021).
- Shylu, D.S., Moni, D.J. and Nivetha, G., Design and power optimization of high-speed pipelined ADC with programmable gain amplifier for wireless receiver applications. Wireless Personal Communications, 90, pp.657-678(2016).
- Shylu, D.S.D. and Moni, D.J., Design of low power dynamic comparator with reduced kickback noise using clocked PMOS technique. Journal of Electrical Engineering, 16(3), pp.10-10(2016).
- Shylu, D.S. and Moni, D.J., A 1.8 V 22mW 10 bit 165 MSPS Pipelined ADC for video applications. WSEAS Transactions on Circuits and systems, 13, pp.343-355(2014).
- Sam, D.S.S., Paul, P.S., Reddy, G.K.K., Manideep, N., Venkatesh, N.C., Sai Manideep, P.D. A new architecture of Thermometer to Binary code encoder for 4 - bit FLASH ADC in 45nm CMOS process, Przeglad Elektrotechniczny, 11, pp. 188-191 (2023).
- 37. Shylu Sam, D.S., Sam Paul, P., Enoch Mani Deepak, B., Shirley Eva Paul, B., Jayanth, B., Pavitra Kumar, K. Design and Comparison of Low Power Consumption Binary and Quaternary Multipliers, National Academy Science Letters. (2023).Article in Press.
- 38.Aneesh, K., Manoj, G., Shylu Sam, S. Design Approaches of Ultra-Low Power SAR ADC for Biomedical Systems - A Review (2022) Journal of Circuits, Systems and Computers, 31 (12).